# Building D Flip Flops

- Combinational Circuit Components
  - Switches
  - Voltage inverters
- D Clocked Latch
  - Feedback to store bits
- D Flip Flop
  - Two D clocked latches



# **Building D Flip Flops**



Galen Sasaki

EE 260 University of Hawaii



## Combinational Circuit Components



## Combinational Circuit Components





EE 260 University of Hawaii





Galen Sasaki

EE 260 University of Hawaii







#### Two configurations: Hold (store) = hold onto the state value Load = load a new state value

EE 260 University of Hawaii



**Devices drive each other** 



Galen Sasaki

EE 260 University of Hawaii



**Devices drive each other** 



Galen Sasaki

EE 260 University of Hawaii



**Devices drive each other** 



EE 260 University of Hawaii



**Devices drive each other** 



EE 260 University of Hawaii



#### **Devices drive each other**





EE 260 University of Hawaii





Two configurations: Hold (store) = hold onto the state value Load = load a new state value

EE 260 University of Hawaii



#### Simple Memory: Two Configurations





## Simple Memory: Two Configurations





EE 260 University of Hawaii



## **D** Clocked Latch



clock = L : Hold

clock = H : Load

EE 260 University of Hawaii



## **D** Clocked Latch







EE 260 University of Hawaii





EE 260 University of Hawaii





EE 260 University of Hawaii





EE 260 University of Hawaii



# D Flip Flop vs. D Clocked Latch

- D flip flop
  - Triggered on positive edge of clock
  - Output Q (and state) changes only at a time instant
- D clocked latch
  - Output Q changes (with D) while clock is H
  - Output Q changes during a window of time
  - Trickier to use since lots of changes can happen during a time duration
    - Flip flops are preferred to latches in designing circuits
    - Latches are used in memory circuits, e.g., RAM





EE 260 University of Hawaii









EE 260 University of Hawaii















# Summary

- Combinational circuit components
  - switches and voltage inverters
- D clocked latch
  - Built from switches and voltage inverters
  - 2 configurations: load and hold
- D flip flop
  - Built from two D latches in series

